Ústav teorie informace a automatizace

Jste zde

Bibliografie

Conference Paper (international conference)

Composing Data-driven Circuits Using Handshake in the Clock-Synchronous Domain

Sýkora Jaroslav

: Proceedings of the 2013 IEEE 16th International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS), p. 211-214

: 2013 IEEE 16th International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS), (Karlovy Vary, CZ, 08.04.2013-10.04.2013)

: clock-synchronous hardware, field programmable gate arrays, Flow-Transfer Level

: 10.1109/DDECS.2013.6549818

: http://library.utia.cas.cz/separaty/2013/ZS/sykora-composing data-driven circuits using handshake in the clock-synchronous domain.pdf

(eng): We present a technique for modelling and synthesis of fine-grained data-driven circuits in the clock-synchronous hardware, such as the field programmable gate arrays (FPGA), called the Flow-Transfer Level (FTL). The distinguishing property of the FTL technique is that it does not rely on FIFO queues to handle flow synchronization between the components (called operators). The communication channels, called pipes, employ conceptually a two-state handshake protocol. The handshake behaviour of each operator is defined logically using dependency subgraphs that are symmetrical for producers and consumers. The original data-flow netlist of operators is transformed into a global control dependency graph. Cycles in dependency graphs are allowed as long as they do not constitute real data dependencies but only dependencies in promises of handshake completions. A method is given that recursively eliminates these cycles.

: JC

07.01.2019 - 08:39