Ústav teorie informace a automatizace

Jste zde

Bibliografie

Prototype, methodology, f. module, software

Compact Zynq System with SW-defined Floating-Point 8xSIMD EdkDSP Accelerator

Kadlec Jiří, Pohl Zdeněk, Kohout Lukáš

: ( 2018)

: 737459, EC

: SDSoC system level compiler, embedded C compiler, HW acceleration, programmable logic array

: http://sp.utia.cz/index.php?ids=results&id=t20i2m4_productive40

(eng): This application note describes design of compact HW system based on Zynq all programmable 28nm chip with two Arm A9 processors and programmable logic area. System is optimised for Ethernet connected computing nodes serving for industrial automation, local data processing and data communication. The documented HW architecture is one of candidates for wider use within the ECSEL Productive 4.0 project for the edge computing node in the Industry 4.0 solutions.

: JC

: 20206

07.01.2019 - 08:39